Design of half adder using integrated leakage power reduction techniques

Hima Bindu, Katikala and Pavan Kumar, Thatha and Bhimavarapu Manideep, Reddy and Bandireddy, V.V.Pavan Kumar and Ramana Murthy, G and Saurav, Dixit (2022) Design of half adder using integrated leakage power reduction techniques. Materials Today, 69 (2). pp. 576-581. ISSN 2214-7853

[thumbnail of 5.pdf] Text
5.pdf

Download (241kB)

Abstract

The necessity for the development of compact, portable, and reliable electronic devices of enhanced speed and efficiency has prompted the scaling of CMOS devices to be indispensable. However, the benefit of scaling CMOS devices comes at the cost of increased leakage current in circuits. The variance in power consumption by these circuits incites detrimental impacts on the operational characteristics of the entire device. So, in this work, a novel leakage power reduction technique obtained by combining the Leakage Control Transistor (LECTOR) approach and drain gating approach is proposed. Both these subthreshold leakage minimization approaches are prominently used in Complementary Metal Oxide Semiconductor (CMOS) devices for curtailing the leakage power. The effectiveness ofthe proposed Integrated Drain Gating Lector (IDGL) technique in mitigating the leakage power is ascertained by designing a half adder circuit. Hence the overall leakage power is of 3.16nW & delay 69.12µs in 180nm technology, and in low scale technology of 90nm the same leakage power decline to 2.19nW & delay is 65.45µs.

Item Type: Article
Subjects: AC Rearch Cluster
Depositing User: Unnamed user with email techsupport@mosys.org
Date Deposited: 26 Aug 2023 06:20
Last Modified: 26 Aug 2023 06:20
URI: https://ir.vignan.ac.in/id/eprint/238

Actions (login required)

View Item
View Item